D9.30 TRCIDR1, ID Register 1 .......................................... .......................................... D9-536
D9.31 TRCIDR2, ID Register 2 .......................................... .......................................... D9-537
D9.32 TRCIDR3, ID Register 3 .......................................... .......................................... D9-539
D9.33 TRCIDR4, ID Register 4 .......................................... .......................................... D9-541
D9.34 TRCIDR5, ID Register 5 .......................................... .......................................... D9-543
D9.35 TRCIDR8, ID Register 8 .......................................... .......................................... D9-545
D9.36 TRCIDR9, ID Register 9 .......................................... .......................................... D9-546
D9.37 TRCIDR10, ID Register 10 ........................................ ........................................ D9-547
D9.38 TRCIDR11, ID Register 11 .................................................................................. D9-548
D9.39 TRCIDR12, ID Register 12 ........................................ ........................................ D9-549
D9.40 TRCIDR13, ID Register 13 ........................................ ........................................ D9-550
D9.41 TRCIMSPEC0, Implementation Specific Register 0 ..................... ..................... D9-551
D9.42 TRCITATBIDR, Integration ATB Identification Register ................... ................... D9-552
D9.43 TRCITCTRL, Integration Mode Control Register ................................................ D9-553
D9.44 TRCITIATBINR, Integration Instruction ATB In Register .................. .................. D9-554
D9.45 TRCITIATBOUTR, Integration Instruction ATB Out Register .............................. D9-555
D9.46 TRCITIDATAR, Integration Instruction ATB Data Register ................ ................ D9-556
D9.47 TRCLAR, Software Lock Access Register .......................................................... D9-557
D9.48 TRCLSR, Software Lock Status Register ............................. ............................. D9-558
D9.49 TRCCNTVRn, Counter Value Registers 0-1 ........................... ........................... D9-559
D9.50 TRCOSLAR, OS Lock Access Register .............................................................. D9-560
D9.51 TRCOSLSR, OS Lock Status Register ............................... ............................... D9-561
D9.52 TRCPDCR, Power Down Control Register ............................ ............................ D9-562
D9.53 TRCPDSR, Power Down Status Register ............................. ............................. D9-563
D9.54 TRCPIDR0, ETM Peripheral Identification Register 0 .................... .................... D9-564
D9.55 TRCPIDR1, ETM Peripheral Identification Register 1 .................... .................... D9-565
D9.56 TRCPIDR2, ETM Peripheral Identification Register 2 .................... .................... D9-566
D9.57 TRCPIDR3, ETM Peripheral Identification Register 3 .................... .................... D9-567
D9.58 TRCPIDR4, ETM Peripheral Identification Register 4 .................... .................... D9-568
D9.59 TRCPIDRn, ETM Peripheral Identification Registers 5-7 ................. ................. D9-569
D9.60 TRCPRGCTLR, Programming Control Register ........................ ........................ D9-570
D9.61 TRCRSCTLRn, Resource Selection Control Registers 2-16 .............................. D9-571
D9.62 TRCSEQEVRn, Sequencer State Transition Control Registers 0-2 ......... ......... D9-572
D9.63 TRCSEQRSTEVR, Sequencer Reset Control Register ...................................... D9-574
D9.64 TRCSEQSTR, Sequencer State Register ............................. ............................. D9-575
D9.65 TRCSSCCR0, Single-Shot Comparator Control Register 0 ............... ............... D9-576
D9.66 TRCSSCSR0, Single-Shot Comparator Status Register 0 ................ ................ D9-577
D9.67 TRCSTALLCTLR, Stall Control Register .............................. .............................. D9-578
D9.68 TRCSTATR, Status Register ....................................... ....................................... D9-579
D9.69 TRCSYNCPR, Synchronization Period Register ................................................ D9-580
D9.70 TRCTRACEIDR, Trace ID Register .................................................................... D9-581
D9.71 TRCTSCTLR, Global Timestamp Control Register ...................... ...................... D9-582
D9.72 TRCVICTLR, ViewInst Main Control Register .......................... .......................... D9-583
D9.73 TRCVIIECTLR, ViewInst Include-Exclude Control Register ............... ............... D9-585
D9.74 TRCVISSCTLR, ViewInst Start-Stop Control Register ................... ................... D9-586
D9.75 TRCVMIDCVR0, VMID Comparator Value Register 0 ........................................ D9-587
D9.76 TRCVMIDCCTLR0, Virtual context identifier Comparator Control Register 0 . . D9-588
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
13
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......