0
Registers CPUPWRCTLR, CLUSTERPWRCTLR, CLUSTERPWRDN,
CLUSTERPWRSTAT, CLUSTERL3HIT and CLUSTERL3MISS are not write-
accessible from EL1 Non-secure. This is the reset value.
1
Registers CPUPWRCTLR, CLUSTERPWRCTLR, CLUSTERPWRDN,
CLUSTERPWRSTAT, CLUSTERL3HIT and CLUSTERL3MISS are write-accessible
from EL1 Non-secure if they are write-accessible from EL2.
RES0, [6]
RES0
Reserved.
ERXPFGEN, [5]
Error Record Registers enable. The possible values are:
0
ERXPFG* are not write-accessible from EL1 Non-secure. This is the reset value.
1
ERXPFG* are write-accessible from EL1 Non-secure if they are write-accessible from
EL2.
AMEN, [4]
Activity Monitor enable. The possible values are:
0
Non-secure accesses from EL1 and EL0 to activity monitor registers are trapped to
EL2.
1
Non-secure accesses from EL1 and EL0 to activity monitor registers are not trapped to
EL2.
RES0, [3:2]
RES0
Reserved.
ECTLREN, [1]
Extended Control Registers enable. The possible values are:
0
CPUECTLR and CLUSTERECTLR are not write-accessible from EL1 Non-secure.
This is the reset value.
1
CPUECTLR and CLUSTERECTLR are write-accessible from EL1 Non-secure if they
are write-accessible from EL2.
Configurations
Bit fields and details that are not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
B2 AArch64 system registers
B2.6 ACTLR_EL2, Auxiliary Control Register, EL2
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
B2-146
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......