B2.8
AFSR0_EL1, Auxiliary Fault Status Register 0, EL1
AFSR0_EL1 provides additional
IMPLEMENTATION DEFINED
fault status information for exceptions that are
taken to EL1. In the Cortex-A76 core, no additional information is provided for these exceptions.
Therefore this register is not used.
Bit field descriptions
AFSR0_EL1 is a 32-bit register, and is part of:
• The Exception and fault handling registers functional group.
• The
IMPLEMENTATION DEFINED
functional group.
0
31
RES
0
Figure B2-4 AFSR0_EL1 bit assignments
RES0, [31:0]
Reserved,
RES0
.
Configurations
There are no configuration notes.
Bit fields and details that are not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
B2 AArch64 system registers
B2.8 AFSR0_EL1, Auxiliary Fault Status Register 0, EL1
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
B2-149
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......