B2.20
CPACR_EL1, Architectural Feature Access Control Register, EL1
The CPACR_EL1 controls access to trace functionality and access to registers associated with Advanced
SIMD and floating-point execution.
Bit field descriptions
CPACR_EL1 is a 32-bit register, and is part of the Other system control registers functional group.
31
0
FPEN
19
20
21
22
RES
0
28
TTA
Figure B2-16 CPACR_EL1 bit assignments
RES0, [31:29]
RES0
Reserved.
TTA, [28]
Traps EL0 and EL1 System register accesses to all implemented trace registers to EL1, from
both Execution states. This bit is
RES0
. The core does not provide System Register access to
ETM control.
Configurations
Bit fields and details that are not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
B2 AArch64 system registers
B2.20 CPACR_EL1, Architectural Feature Access Control Register, EL1
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
B2-163
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......