B2.60
ID_AA64MMFR2_EL1, AArch64 Memory Model Feature Register 2, EL1
The ID_AA64MMFR2_EL1 provides information about the implemented memory model and memory
management support in the AArch64 Execution state.
Bit field descriptions
ID_AA64MMFR2_EL1 is a 64-bit register, and is part of the Identification registers functional group.
This register is Read Only.
63
0
4 3
8 7
12 11
16 15
LSM
UAO
IESB
CnP
RES
0
Figure B2-44 ID_AA64MMFR2_EL1 bit assignments
RES0, [63:16]
RES0
Reserved.
IESB, [15:12]
Indicates whether an implicit Error Synchronization Barrier has been inserted. The value is:
0x1
SCTLR_ELx.IESB implicit
ErrorSynchronizationBarrier
control implemented.
LSM, [11:8]
Indicates whether LDM and STM ordering control bits are supported. The value is:
0x0
LSMAOE and nTLSMD bit not supported.
UAO, [7:4]
Indicates the presence of the
User Access Override
(UAO). The value is:
0x1
UAO is supported.
CnP, [3:0]
Common not Private. Indicates whether a TLB entry is pointed at a translation table base
register that is a member of a common set. The value is:
0x1
CnP bit is supported.
Configurations
There are no configuration notes.
Bit fields and details that are not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
B2 AArch64 system registers
B2.60 ID_AA64MMFR2_EL1, AArch64 Memory Model Feature Register 2, EL1
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
B2-226
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......