0x4
• Support for shifts of loads and stores over the range LSL 0-3.
• Support for other constant shift options, both on load/store and other instructions.
• Support for register-controlled shift options.
Unpriv, [3:0]
Indicates the implemented unprivileged instructions.
0x2
• The
LDRBT
,
LDRT
,
STRBT
, and
STRT
instructions.
• The
LDRHT
,
LDRSBT
,
LDRSHT
, and
STRHT
instructions.
Configurations
In an AArch64-only implementation, this register is
UNKNOWN
.
Must be interpreted with ID_ISAR0_EL1, ID_ISAR1_EL1, ID_ISAR2_EL1, ID_ISAR3_EL1,
ID_ISAR5_EL1, and ID_ISAR6_EL1. See:
•
B2.65 ID_ISAR0_EL1, AArch32 Instruction Set Attribute Register 0, EL1
•
B2.66 ID_ISAR1_EL1, AArch32 Instruction Set Attribute Register 1, EL1
•
B2.67 ID_ISAR2_EL1, AArch32 Instruction Set Attribute Register 2, EL1
•
B2.68 ID_ISAR3_EL1, AArch32 Instruction Set Attribute Register 3, EL1
•
B2.70 ID_ISAR5_EL1, AArch32 Instruction Set Attribute Register 5, EL1
•
B2.71 ID_ISAR6_EL1, AArch32 Instruction Set Attribute Register 6, EL1
Bit fields and details that are not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
B2 AArch64 system registers
B2.69 ID_ISAR4_EL1, AArch32 Instruction Set Attribute Register 4, EL1
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
B2-242
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......