Uncorrected error recovery interrupt enable. When enabled, the error recovery interrupt is
generated for all detected Uncorrected errors that are not deferred. The possible values are:
0
Error recovery interrupt disabled.
1
Error recovery interrupt enabled.
Note
Applies to both reads and writes.
RES0, [1]
RES0
Reserved.
ED, [0]
Error Detection and correction enable. The possible values are:
0
Error detection and correction disabled.
1
Error detection and correction enabled.
Configurations
This register is accessible from the following registers when ERRSELR.SEL==0:
B2.39 ERXCTLR_EL1, Selected Error Record Control Register, EL1
B3 Error system registers
B3.3 ERR0CTLR, Error Record Control Register
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
B3-295
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......