B4.17
ICV_CTLR_EL1, Interrupt Controller Virtual Control Register, EL1
ICV_CTLR_EL1 controls aspects of the behavior of the GIC virtual CPU interface and provides
information about the features implemented.
Bit field descriptions
ICV_CTLR_EL1 is a 32-bit register and is part of the virtual GIC system registers functional group.
31
0
16
RES
0
PRIbits
VCBPR
VEOImode
15 14 13
10
8 7
2 1
11
IDbits
A3V
SEIS
Figure B4-10 ICV_CTLR_EL1 bit assignments
RES0, [31:16]
Reserved,
RES0
.
A3V, [15]
Affinity 3 Valid. The value is:
0x1
The virtual CPU interface logic supports non-zero values of Affinity 3 in SGI
generation System registers.
SEIS, [14]
SEI Support. The value is:
0x0
The virtual CPU interface logic does not support local generation of SEIs.
IDbits, [13:11]
Identifier bits. The value is:
0x0
The number of physical interrupt identifier bits supported is 16 bits.
PRIbits, [10:8]
Priority bits. The value is:
0x4
Support 32 levels of physical priority (5 priority bits).
RES0, [7:2]
Reserved,
RES0
.
VEOImode, [1]
Virtual EOI mode. The possible values are:
0x0
ICV_EOIR0_EL1 and ICV_EOIR1_EL1 provide both priority drop and interrupt
deactivation functionality. Accesses to ICV_DIR_EL1 are
UNPREDICTABLE
.
B4 GIC registers
B4.17 ICV_CTLR_EL1, Interrupt Controller Virtual Control Register, EL1
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
B4-333
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......