Table D3-1 Memory-mapped debug register summary (continued)
Offset
Name
Type Width Description
0xFD4-0xFDC
EDPIDR5-7
RO
32
D3.13 EDPIDRn, External Debug Peripheral Identification Registers
5-7
0xFE0
EDPIDR0
RO
32
D3.8 EDPIDR0, External Debug Peripheral Identification Register 0
0xFE4
EDPIDR1
RO
32
D3.9 EDPIDR1, External Debug Peripheral Identification Register 1
0xFE8
EDPIDR2
RO
32
D3.10 EDPIDR2, External Debug Peripheral Identification Register 2
0xFEC
EDPIDR3
RO
32
D3.11 EDPIDR3, External Debug Peripheral Identification Register 3
0xFF0
EDCIDR0
RO
32
D3.2 EDCIDR0, External Debug Component Identification Register 0
0xFF4
EDCIDR1
RO
32
D3.3 EDCIDR1, External Debug Component Identification Register 1
0xFF8
EDCIDR2
RO
32
D3.4 EDCIDR2, External Debug Component Identification Register 2
0xFFC
EDCIDR3
RO
32
D3.5 EDCIDR3, External Debug Component Identification Register 3
D3 Memory-mapped debug registers
D3.1 Memory-mapped debug register summary
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
D3-419
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......