D3.5
EDCIDR3, External Debug Component Identification Register 3
The EDCIDR3 provides information to identify an external debug component.
Bit field descriptions
The EDCIDR3 is a 32-bit register.
31
0
PRMBL_3
7
8
RES
0
Figure D3-4 EDCIDR3 bit assignments
RES0, [31:8]
RES0
Reserved.
PRMBL_3, [7:0]
0xB1
Preamble byte 3.
Bit fields and details not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
The EDCIDR3 can be accessed through the external debug interface, offset
0xFFC
.
D3 Memory-mapped debug registers
D3.5 EDCIDR3, External Debug Component Identification Register 3
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
D3-423
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......