D5.3
PMCEID1_EL0, Performance Monitors Common Event Identification Register
1, EL0
The PMCEID1_EL0 defines which common architectural and common microarchitectural feature events
are implemented.
Bit field descriptions
31
0
16
RES
0
15
ID[47:32]
Figure D5-2 PMCEID1_EL0 bit assignments
RES0, [31:16]
RES0
Reserved.
ID[47:32], [15:0]
Common architectural and microarchitectural feature events that can be counted by the PMU
event counters.
For each bit described in the following table, the event is implemented if the bit is set to 1, or
not implemented if the bit is set to 0.
Table D5-3 PMU common events
Bit Event mnemonic
Description
[15] L2D_TLB
Attributable Level 2 data or unified TLB access.
1
This event is implemented.
[13] L2D_TLB_REFILL
Attributable Level 2 data or unified TLB refill.
1
This event is implemented.
[6]
L1I_TLB
Level 1 instruction TLB access.
1
This event is implemented.
[5]
L1D_TLB
Level 1 data TLB access.
1
This event is implemented.
[4]
STALL_BACKEND
No operation issued due to backend.
1
This event is implemented.
[3]
STALL_FRONTEND
No operation issued due to frontend.
1
This event is implemented.
[2]
BR_MIS_PRED_RETIRED Instruction architecturally executed, mispredicted branch.
1
This event is not implemented.
D5 AArch64 PMU registers
D5.3 PMCEID1_EL0, Performance Monitors Common Event Identification Register 1, EL0
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
D5-451
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......