•
D9.24 TRCDEVID, Device ID Register
•
D9.25 TRCDEVTYPE, Device Type Register
•
D9.26 TRCEVENTCTL0R, Event Control 0 Register
•
D9.27 TRCEVENTCTL1R, Event Control 1 Register
•
D9.28 TRCEXTINSELR, External Input Select Register
•
•
•
•
•
•
•
•
•
D9.37 TRCIDR10, ID Register 10
•
D9.38 TRCIDR11, ID Register 11
•
D9.39 TRCIDR12, ID Register 12
•
D9.40 TRCIDR13, ID Register 13
•
D9.41 TRCIMSPEC0, Implementation Specific Register 0
•
D9.42 TRCITATBIDR, Integration ATB Identification Register
•
D9.43 TRCITCTRL, Integration Mode Control Register
•
D9.44 TRCITIATBINR, Integration Instruction ATB In Register
•
D9.45 TRCITIATBOUTR, Integration Instruction ATB Out Register
•
D9.46 TRCITIDATAR, Integration Instruction ATB Data Register
•
D9.47 TRCLAR, Software Lock Access Register
•
D9.48 TRCLSR, Software Lock Status Register
•
D9.49 TRCCNTVRn, Counter Value Registers 0-1
•
D9.50 TRCOSLAR, OS Lock Access Register
•
D9.51 TRCOSLSR, OS Lock Status Register
•
D9.52 TRCPDCR, Power Down Control Register
•
D9.53 TRCPDSR, Power Down Status Register
•
D9.54 TRCPIDR0, ETM Peripheral Identification Register 0
•
D9.55 TRCPIDR1, ETM Peripheral Identification Register 1
•
D9.56 TRCPIDR2, ETM Peripheral Identification Register 2
•
D9.57 TRCPIDR3, ETM Peripheral Identification Register 3
•
D9.58 TRCPIDR4, ETM Peripheral Identification Register 4
•
D9.59 TRCPIDRn, ETM Peripheral Identification Registers 5-7
•
D9.60 TRCPRGCTLR, Programming Control Register
•
D9.61 TRCRSCTLRn, Resource Selection Control Registers 2-16
•
D9.62 TRCSEQEVRn, Sequencer State Transition Control Registers 0-2
•
D9.63 TRCSEQRSTEVR, Sequencer Reset Control Register
•
D9.64 TRCSEQSTR, Sequencer State Register
•
D9.65 TRCSSCCR0, Single-Shot Comparator Control Register 0
•
D9.66 TRCSSCSR0, Single-Shot Comparator Status Register 0
•
D9.67 TRCSTALLCTLR, Stall Control Register
•
D9.68 TRCSTATR, Status Register
•
D9.69 TRCSYNCPR, Synchronization Period Register
•
D9.70 TRCTRACEIDR, Trace ID Register
•
D9.71 TRCTSCTLR, Global Timestamp Control Register
•
D9.72 TRCVICTLR, ViewInst Main Control Register
•
D9.73 TRCVIIECTLR, ViewInst Include-Exclude Control Register
•
D9.74 TRCVISSCTLR, ViewInst Start-Stop Control Register
•
D9.75 TRCVMIDCVR0, VMID Comparator Value Register 0
•
D9.76 TRCVMIDCCTLR0, Virtual context identifier Comparator Control Register 0
D9 ETM registers
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
D9-494
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......