D9.11
TRCCIDR1, ETM Component Identification Register 1
The TRCCIDR1 provides information to identify a trace component.
Bit field descriptions
The TRCCIDR1 is a 32-bit register.
31
0
PRMBL_1
7
8
3
4
CLASS
RES
0
Figure D9-10 TRCCIDR1 bit assignments
RES0, [31:8]
RES0
Reserved.
CLASS, [7:4]
0x9
Debug component.
PRMBL_1, [3:0]
0x0
Preamble byte 1.
Bit fields and details not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
The TRCCIDR1 can be accessed through the external debug interface, offset
0xFF4
.
D9 ETM registers
D9.11 TRCCIDR1, ETM Component Identification Register 1
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
D9-510
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......