D9.27
TRCEVENTCTL1R, Event Control 1 Register
The TRCEVENTCTL1R controls the behavior of the events that TRCEVENTCTL0R selects.
Bit field descriptions
The TRCEVENTCTL1R is a 32-bit register.
31
0
4 3
5
8 7
EN
12 11 10
ATB
13
LPOVERRIDE
RES
0
Figure D9-25 TRCEVENTCTL1R bit assignments
RES0, [31:13]
RES0
Reserved.
LPOVERRIDE, [12]
Low-power state behavior override:
0
Low-power state behavior unaffected.
1
Low-power state behavior overridden. The resources and Event trace generation are
unaffected by entry to a low-power state.
ATB, [11]
ATB trigger enable:
0
ATB trigger disabled.
1
ATB trigger enabled.
RES0, [10:4]
RES0
Reserved.
EN, [3:0]
One bit per event, to enable generation of an event element in the instruction trace stream when
the selected event occurs:
0
Event does not cause an event element.
1
Event causes an event element.
Bit fields and details not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
The TRCEVENTCTL1R can be accessed through the external debug interface, offset
0x024
.
D9 ETM registers
D9.27 TRCEVENTCTL1R, Event Control 1 Register
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
D9-532
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......