Return stack support:
1
Return stack implemented.
RES0, [8]
RES0
Reserved.
TRCCCI, [7]
Support for cycle counting in the instruction trace:
1
Cycle counting in the instruction trace is implemented.
TRCCOND, [6]
Support for conditional instruction tracing:
0
Conditional instruction tracing is not supported.
TRCBB, [5]
Support for branch broadcast tracing:
1
Branch broadcast tracing is implemented.
TRCDATA, [4:3]
Conditional tracing field:
0b00
Tracing of data addresses and data values is not implemented.
INSTP0, [2:1]
P0 tracing support field:
0b00
Tracing of load and store instructions as P0 elements is not supported.
RES1, [0]
RES1
Reserved.
Bit fields and details not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
The TRCIDR0 can be accessed through the external debug interface, offset
0x1E0
.
D9 ETM registers
D9.29 TRCIDR0, ID Register 0
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
D9-535
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......