D9.41
TRCIMSPEC0, Implementation Specific Register 0
The TRCIMSPEC0 shows the presence of any implementation specific features, and enables any features
that are provided.
Bit field descriptions
The TRCIMSPEC0 is a 32-bit register.
31
0
4
SUPPORT
3
RES
0
Figure D9-39 TRCIMSPEC0 bit assignments
RES0, [31:4]
RES0
Reserved.
SUPPORT, [3:0]
0
No implementation specific extensions are supported.
Bit fields and details not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
The TRCIMSPEC0 can be accessed through the external debug interface, offset
0x1C0
.
D9 ETM registers
D9.41 TRCIMSPEC0, Implementation Specific Register 0
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
D9-551
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......