D9.42
TRCITATBIDR, Integration ATB Identification Register
The TRCITATBIDR sets the state of output pins, mentioned in the bit descriptions in this section.
Bit field descriptions
The TRCITATBIDR is a 32-bit register.
ID
Reserved
31
0
7 6
Figure D9-40 TRCITATBIDR bit assignments
[31:7]
Reserved. Read undefined.
ID, [6:0]
Drives the
ATIDMn[6:0]
output pins.
When a bit is set to 0, the corresponding output pin is LOW.
When a bit is set to 1, the corresponding output pin is HIGH.
The TRCITATBIDR bit values correspond to the physical state of the output pins.
Bit fields and details not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
The TRCITATBIDR can be accessed through the external debug interface, offset
0xEE4
.
D9 ETM registers
D9.42 TRCITATBIDR, Integration ATB Identification Register
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
D9-552
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......