D9.44
TRCITIATBINR, Integration Instruction ATB In Register
The TRCITIATBINR reads the state of the input pins described in this section.
Bit field descriptions
The TRCITIATBINR is a 32-bit register.
31
0
AFVALIDM
Reserved
2 1
ATREADYM
Figure D9-42 TRCITIATBINR bit assignments
For all non-reserved bits:
• When an input pin is LOW, the corresponding register bit is 0.
• When an input pin is HIGH, the corresponding register bit is 1.
• The TRCITIATBINR bit values always correspond to the physical state of the input pins.
[31:2]
Reserved. Read undefined.
AFVALIDM, [1]
Returns the value of the
AFVALIDMn
input pin.
ATREADYM, [0]
Returns the value of the
ATREADYMn
input pin.
Bit fields and details not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
The TRCITIATBINR can be accessed through the external debug interface, offset
0xEF4
.
D9 ETM registers
D9.44 TRCITIATBINR, Integration Instruction ATB In Register
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
D9-554
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......