D9.61
TRCRSCTLRn, Resource Selection Control Registers 2-16
The TRCRSCTLRn controls the trace resources. There are eight resource pairs, the first pair is
predefined as {0,1,pair=0} and having reserved select registers. This leaves seven pairs to be
implemented as programmable selectors.
Bit field descriptions
The TRCRSCTLRn is a 32-bit register.
31
0
16 15
20 19
INV
PAIRINV
22 21
SELECT
GROUP
18
8 7
RES
0
Figure D9-58 TRCRSCTLRn bit assignments
RES0, [31:22]
RES0
Reserved.
PAIRINV, [21]
Inverts the result of a combined pair of resources.
This bit is implemented only on the lower register for a pair of resource selectors.
INV, [20]
Inverts the selected resources:
0
Resource is not inverted.
1
Resource is inverted.
RES0, [19]
RES0
Reserved.
GROUP, [18:16]
Selects a group of resources. See the
Arm
®
ETM Architecture Specification, ETMv4
for more
information.
RES0, [15:8]
RES0
Reserved.
SELECT, [7:0]
Selects one or more resources from the required group. One bit is provided for each resource
from the group.
Bit fields and details not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
The TRCRSCTLRn can be accessed through the external debug interface, offset
0x208-0x023C
.
D9 ETM registers
D9.61 TRCRSCTLRn, Resource Selection Control Registers 2-16
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
D9-571
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......