A4.10
Debug over powerdown
The Cortex-A76 core supports debug over powerdown, which allows a debugger to retain its connection
with the core even when powered down. This enables debug to continue through powerdown scenarios,
rather than having to re-establish a connection each time the core is powered up.
The debug over powerdown logic is part of the DebugBlock, which is external to the cluster, and must
remain powered on during the debug over powerdown process.
See the
Arm
®
DynamIQ
™
Shared Unit Technical Reference Manual
.
A4 Power management
A4.10 Debug over powerdown
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
A4-59
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......