AArch64 implementation defined register summary ..................... ..................... B2-134
AFSR0_EL1, Auxiliary Fault Status Register 0, EL1 ..................... ..................... B2-149
AFSR0_EL2, Auxiliary Fault Status Register 0, EL2 ..................... ..................... B2-150
AFSR0_EL3, Auxiliary Fault Status Register 0, EL3 ..................... ..................... B2-151
AFSR1_EL1, Auxiliary Fault Status Register 1, EL1 ..................... ..................... B2-152
AFSR1_EL2, Auxiliary Fault Status Register 1, EL2 ..................... ..................... B2-153
AFSR1_EL3, Auxiliary Fault Status Register 1, EL3 ..................... ..................... B2-154
AMAIR_EL1, Auxiliary Memory Attribute Indirection Register, EL1 .................... B2-156
AMAIR_EL2, Auxiliary Memory Attribute Indirection Register, EL2 .................... B2-157
AMAIR_EL3, Auxiliary Memory Attribute Indirection Register, EL3 .................... B2-158
CPACR_EL1, Architectural Feature Access Control Register, EL1 .................... B2-163
CPTR_EL2, Architectural Feature Trap Register, EL2 ........................................ B2-164
CPTR_EL3, Architectural Feature Trap Register, EL3 ........................................ B2-165
CPUACTLR_EL1, CPU Auxiliary Control Register, EL1 .................. .................. B2-166
CPUACTLR2_EL1, CPU Auxiliary Control Register 2, EL1 ................................ B2-168
CPUCFR_EL1, CPU Configuration Register, EL1 .............................................. B2-170
CPUECTLR_EL1, CPU Extended Control Register, EL1 ................. ................. B2-172
CPUPCR_EL3, CPU Private Control Register, EL3 ............................................ B2-180
CPUPMR_EL3, CPU Private Mask Register, EL3 .............................................. B2-182
CPUPOR_EL3, CPU Private Operation Register, EL3 ................... ................... B2-184
CPUPSELR_EL3, CPU Private Selection Register, EL3 .................................... B2-186
CPUPWRCTLR_EL1, Power Control Register, EL1 ..................... ..................... B2-188
CSSELR_EL1, Cache Size Selection Register, EL1 ..................... ..................... B2-190
DCZID_EL0, Data Cache Zero ID Register, EL0 ................................................ B2-193
DISR_EL1, Deferred Interrupt Status Register, EL1 ..................... ..................... B2-194
ERRSELR_EL1, Error Record Select Register, EL1 .......................................... B2-197
ERXADDR_EL1, Selected Error Record Address Register, EL1 ........................ B2-198
ERXCTLR_EL1, Selected Error Record Control Register, EL1 .......................... B2-199
ERXFR_EL1, Selected Error Record Feature Register, EL1 .............................. B2-200
ERXMISC0_EL1, Selected Error Record Miscellaneous Register 0, EL1 .......... B2-201
ERXMISC1_EL1, Selected Error Record Miscellaneous Register 1, EL1 .......... B2-202
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
7
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......