ERXPFGFR_EL1, Selected Pseudo Fault Generation Feature Register, EL1 . . B2-206
ERXSTATUS_EL1, Selected Error Record Primary Status Register, EL1 .......... B2-207
ESR_EL1, Exception Syndrome Register, EL1 ......................... ......................... B2-208
ESR_EL2, Exception Syndrome Register, EL2 ......................... ......................... B2-209
ESR_EL3, Exception Syndrome Register, EL3 ......................... ......................... B2-210
HACR_EL2, Hyp Auxiliary Configuration Register, EL2 ...................................... B2-211
HCR_EL2, Hypervisor Configuration Register, EL2 ............................................ B2-212
ID_AA64AFR0_EL1, AArch64 Auxiliary Feature Register 0 ............... ............... B2-214
ID_AA64AFR1_EL1, AArch64 Auxiliary Feature Register 1 ............... ............... B2-215
ID_AA64DFR0_EL1, AArch64 Debug Feature Register 0, EL1 ............ ............ B2-216
ID_AA64DFR1_EL1, AArch64 Debug Feature Register 1, EL1 ............ ............ B2-218
ID_AA64ISAR0_EL1, AArch64 Instruction Set Attribute Register 0, EL1 ..... ..... B2-219
ID_AA64ISAR1_EL1, AArch64 Instruction Set Attribute Register 1, EL1 ..... ..... B2-221
ID_AA64MMFR0_EL1, AArch64 Memory Model Feature Register 0, EL1 .... .... B2-222
ID_AA64MMFR1_EL1, AArch64 Memory Model Feature Register 1, EL1 .... .... B2-224
ID_AA64MMFR2_EL1, AArch64 Memory Model Feature Register 2, EL1 .... .... B2-226
ID_AA64PFR0_EL1, AArch64 Processor Feature Register 0, EL1 .................... B2-227
ID_AA64PFR1_EL1, AArch64 Processor Feature Register 1, EL1 .................... B2-229
ID_AFR0_EL1, AArch32 Auxiliary Feature Register 0, EL1 ............... ............... B2-230
ID_DFR0_EL1, AArch32 Debug Feature Register 0, EL1 .................................. B2-231
ID_ISAR0_EL1, AArch32 Instruction Set Attribute Register 0, EL1 .................... B2-233
ID_ISAR1_EL1, AArch32 Instruction Set Attribute Register 1, EL1 .................... B2-235
ID_ISAR2_EL1, AArch32 Instruction Set Attribute Register 2, EL1 .................... B2-237
ID_ISAR3_EL1, AArch32 Instruction Set Attribute Register 3, EL1 .................... B2-239
ID_ISAR4_EL1, AArch32 Instruction Set Attribute Register 4, EL1 .................... B2-241
ID_ISAR5_EL1, AArch32 Instruction Set Attribute Register 5, EL1 .................... B2-243
ID_ISAR6_EL1, AArch32 Instruction Set Attribute Register 6, EL1 .................... B2-245
ID_MMFR0_EL1, AArch32 Memory Model Feature Register 0, EL1 .................. B2-246
ID_MMFR1_EL1, AArch32 Memory Model Feature Register 1, EL1 .................. B2-248
ID_MMFR2_EL1, AArch32 Memory Model Feature Register 2, EL1 .................. B2-250
ID_MMFR3_EL1, AArch32 Memory Model Feature Register 3, EL1 .................. B2-252
ID_MMFR4_EL1, AArch32 Memory Model Feature Register 4, EL1 .................. B2-254
ID_PFR0_EL1, AArch32 Processor Feature Register 0, EL1 .............. .............. B2-256
ID_PFR1_EL1, AArch32 Processor Feature Register 1, EL1 .............. .............. B2-258
ID_PFR2_EL1, AArch32 Processor Feature Register 2, EL1 .............. .............. B2-260
LORN_EL1, LORegion Number Register, EL1 ......................... ......................... B2-263
MDCR_EL3, Monitor Debug Configuration Register, EL3 ................. ................. B2-264
RVBAR_EL3, Reset Vector Base Address Register, EL3 ................. ................. B2-272
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
8
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......