Table A6-8 L1 instruction cache tag format
Register
Bit field
Description
Instruction Register 0
[31]
Non-secure identifier for the physical
address
[30:3]
Physical address [39:12]
[2:1]
Instruction state [1:0]
00
Invalid
01
T32
10
A32
11
A64
[0]
Parity
Instruction Register 1
[63:0]
0
Instruction Register 2
[63:0]
0
The following table shows the data that is returned from accessing the L1 instruction data RAM.
Table A6-9 L1 instruction cache data format
Register
Bit field
Description
Instruction Register 0
[63:0]
Data [63:0]
Instruction Register 1
[63:9]
0
[8]
Parity
[7:0]
Data [71:64]
Instruction Register 2
[63:0]
0
The following table shows the data that is returned from accessing the L1 BTB RAM.
Table A6-10 L1 BTB cache format
Register
Bit field
Description
Instruction Register 0
[63:0]
Data [63:0]
Instruction Register 1
[63:18]
0
[17:0]
Data [81:64]
Instruction Register 2
[63:0]
0
The following table shows the data that is returned from accessing the L1 GHB RAM.
A6 Level 1 memory system
A6.6 Direct access to internal memory
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
A6-82
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......