B2.21
CPTR_EL2, Architectural Feature Trap Register, EL2
The CPTR_EL2 controls trapping to EL2 for accesses to CPACR, trace functionality and registers
associated with Advanced SIMD and floating-point execution. It also controls EL2 access to this
functionality.
Bit field descriptions
CPTR_EL2 is a 32-bit register, and is part of the Virtualization registers functional group.
31
0
TFP
TCPAC
20 19
21
10 9
11
TTA
13 12
14
30
RES
0
RES
1
Figure B2-17 CPTR_EL2 bit assignments
TTA, [20]
Trap Trace Access.
This bit is not implemented.
RES0
.
Configurations
RW fields in this register reset to
UNKNOWN
values.
Bit fields and details that are not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
B2 AArch64 system registers
B2.21 CPTR_EL2, Architectural Feature Trap Register, EL2
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
B2-164
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......