B2.36
ERRIDR_EL1, Error ID Register, EL1
The ERRIDR_EL1 defines the number of error record registers.
Bit field descriptions
ERRIDR_EL1 is a 32-bit register, and is part of the registers
Reliability, Availability, Serviceability
(RAS) functional group.
This register is Read Only.
31
0
15
16
NUM
RES
0
Figure B2-32 ERRIDR_EL1 bit assignments
RES0, [31:16]
RES0
Reserved.
NUM, [15:0]
Number of records that can be accessed through the Error Record system registers.
0x0002
Two records present.
Configurations
There are no configuration notes.
Bit fields and details not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
B2 AArch64 system registers
B2.36 ERRIDR_EL1, Error ID Register, EL1
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
B2-196
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......