B2.45
ERXPFGFR_EL1, Selected Pseudo Fault Generation Feature Register, EL1
Register ERXPFGFR_EL1 accesses the ERR<n>PFGFR register for the error record selected by
ERRSELR_EL1.SEL.
If ERRSELR_EL1.SEL==0, then ERXPFGFR_EL1 accesses the ERR0PFGFR register of the core error
record. See
B3.9 ERR0PFGFR, Error Pseudo Fault Generation Feature Register
If ERRSELR_EL1.SEL==1, then ERXPFGFR_EL1 accesses the ERR1PFGFR register of the DSU error
record. See the
Arm
®
DynamIQ
™
Shared Unit Technical Reference Manual
.
Configurations
This core has no configuration notes.
Accessing the ERXPFGFR_EL1
This register can be read using MRS with the following syntax:
MRS <syntax>
This syntax is encoded with the following settings in the instruction encoding:
<systemreg>
op0 op1 CRn CRm op2
S3_0_C15_C2_0 11
000 1111 0010 000
Accessibility
This register is accessible in software as follows:
<syntax>
Control
Accessibility
E2H
TGE
NS
EL0
EL1
EL2
EL3
S3_0_C15_C2_0
x
x
0
-
RO
n/a
RO
S3_0_C15_C2_0
x
0
1
-
RO
RO
RO
S3_0_C15_C2_0
x
1
1
-
n/a
RO
RO
'n/a' Not accessible. The PE cannot be executing at this Exception level, so this access is not possible.
Traps and enables
For a description of the prioritization of any generated exceptions, see
Exception priority order
in the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
for
exceptions taken to AArch32 state, and see
Synchronous exception prioritization
for exceptions
taken to AArch64 state. Subject to these prioritization rules, the following traps and enables are
applicable when accessing this register.
ERXPFGR_EL1 is accessible at EL3 and can be accessible at EL1 and EL2 depending on the
value of bit[5] in ACTLR_EL2 and ACTLR_EL3. See
B2.6 ACTLR_EL2, Auxiliary Control
B2.7 ACTLR_EL3, Auxiliary Control Register, EL3
.
ERXPFGR_EL1 is
UNDEFINED
at EL0.
If ERXPFGR_EL1 is accessible at EL1 and HCR_EL2.TERR == 1, then direct reads and writes
of ERXPFGR_EL1 at Non-secure EL1 generate a Trap exception to EL2.
If ERXPFGR_EL1 is accessible at EL1 or EL2 and SCR_EL3.TERR == 1, then direct reads and
writes of ERXPFGR_EL1 at EL1 or EL2 generate a Trap exception to EL3.
B2 AArch64 system registers
B2.45 ERXPFGFR_EL1, Selected Pseudo Fault Generation Feature Register, EL1
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
B2-206
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......