B2.88
RMR_EL3, Reset Management Register
The RMR_EL3 controls the execution state that the core boots into and allows request of a Warm reset.
Bit field descriptions
RMR_EL3 is a 32-bit register, and is part of the Reset management registers functional group.
31
0
1
2
RR
RES
0
RES
1
Figure B2-72 RMR_EL3 bit assignments
RES0, [31:2]
RES0
Reserved.
RR, [1]
Reset Request. The possible values are:
0
This is the reset value on both a Warm and a Cold reset.
1
Requests a Warm reset.
The bit is strictly a request.
RES1, [0]
RES1
Reserved.
Configurations
There are no configuration notes.
Details that are not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
B2 AArch64 system registers
B2.88 RMR_EL3, Reset Management Register
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
B2-271
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......