B2.104 VTTBR_EL2, Virtualization Translation Table Base Register, EL2
VTTBR_EL2 holds the base address of the translation table for the stage 2 translation of memory
accesses from Non-secure EL0 and EL1.
Bit field descriptions
VTTBR_EL2 is a 64-bit register.
63
0
RES
0
1
3
CnP
BADDR
4
47
48
VMID
Figure B2-87 VTTBR_EL2 bit assignments
CnP, [0]
Common not Private. The possible values are:
0
CnP is not supported.
1
CnP is supported.
Configurations
There are no configuration notes.
Bit fields and details not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
B2 AArch64 system registers
B2.104 VTTBR_EL2, Virtualization Translation Table Base Register, EL2
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
B2-289
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......