B4.8
ICC_CTLR_EL3, Interrupt Controller Control Register, EL3
ICC_CTLR_EL3 controls aspects of the behavior of the GIC CPU interface and provides information
about the features implemented.
Bit field descriptions
ICC_CTLR_EL3 is a 32-bit register and is part of:
• The GIC system registers functional group.
• The Security registers functional group.
• The GIC control registers functional group.
31
0
1
2
5
6
7
8
10
11
13
14
15
16
CBPR_EL1S
CBPR_EL1NS
PMHE
PRIbits
IDbits
SEIS
A3V
RES
0
3
4
17
18
nDS
EOImode_EL3
EOImode_EL1S
EOImode_EL1NS
RM
Figure B4-4 ICC_CTLR_EL3 bit assignments
RES0, [31:18]
Reserved,
RES0
.
nDS, [17]
Disable Security not supported. Read-only and writes are ignored. The value is:
1
The CPU interface logic does not support disabling of security, and requires that
security is not disabled.
RES0, [16]
Reserved,
RES0
.
A3V, [15]
Affinity 3 Valid. This bit is RAO/WI.
SEIS, [14]
SEI Support. The value is:
0
The CPU interface logic does not support generation of SEIs.
IDbits, [13:11]
Identifier bits. The value is:
0x0
The number of physical interrupt identifier bits supported is 16 bits.
This field is an alias of ICC_CTLR_EL3.IDbits.
B4 GIC registers
B4.8 ICC_CTLR_EL3, Interrupt Controller Control Register, EL3
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
B4-321
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......