Chapter D3
Memory-mapped debug registers
This chapter describes the memory-mapped debug registers and shows examples of how to use them.
It contains the following sections:
•
D3.1 Memory-mapped debug register summary
•
D3.2 EDCIDR0, External Debug Component Identification Register 0
•
D3.3 EDCIDR1, External Debug Component Identification Register 1
•
D3.4 EDCIDR2, External Debug Component Identification Register 2
•
D3.5 EDCIDR3, External Debug Component Identification Register 3
•
D3.6 EDDEVID, External Debug Device ID Register 0
•
D3.7 EDDEVID1, External Debug Device ID Register 1
•
D3.8 EDPIDR0, External Debug Peripheral Identification Register 0
•
D3.9 EDPIDR1, External Debug Peripheral Identification Register 1
•
D3.10 EDPIDR2, External Debug Peripheral Identification Register 2
•
D3.11 EDPIDR3, External Debug Peripheral Identification Register 3
•
D3.12 EDPIDR4, External Debug Peripheral Identification Register 4
•
D3.13 EDPIDRn, External Debug Peripheral Identification Registers 5-7
•
D3.14 EDRCR, External Debug Reserve Control Register
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
D3-415
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......