D3.8
EDPIDR0, External Debug Peripheral Identification Register 0
The EDPIDR0 provides information to identify an external debug component.
Bit field descriptions
The EDPIDR0 is a 32-bit register.
31
0
7
8
Part_0
RES
0
Figure D3-7 EDPIDR0 bit assignments
RES0, [31:8]
RES0
Reserved.
Part_0, [7:0]
0x0B
Least significant byte of the debug part number.
Bit fields and details not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
The EDPIDR0 can be accessed through the external debug interface, offset
0xFE0
.
D3 Memory-mapped debug registers
D3.8 EDPIDR0, External Debug Peripheral Identification Register 0
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
D3-426
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......