D8.5
AMUSERENR_EL0, Activity Monitor EL0 Enable access, EL0
The AMUSERENR_EL0 enables or disables EL0 access to the activity monitors.
Bit field descriptions
The AMUSERENR_EL0 is a 32-bit register.
31
0
1
RES
0
EN
Figure D8-2 MUSERENR_EL0 bit assignments
RES0, [31:1]
Reserved,
RES0
.
EN, [0]
Traps EL0 accesses to the activity monitor registers to EL1. The possible values are:
0
EL0 accesses to the activity monitor registers are trapped to EL1.
1
EL0 accesses to the activity monitor registers are not trapped to EL1. Software can
access all activity monitor registers at EL0.
Configurations
There are no configuration notes.
Usage constraints
Accessing the AMUSERENR_EL0
To access the AMUSERENR_EL0:
MRS <Xt>, AMUSERENR_EL0 ; Read AMUSERENR_EL0 into Xt
MSR AMUSERENR_EL0, <Xt> ; Write Xt to AMUSERENR_EL0
Register access is encoded as follows:
Table D8-5 AMUSERENR_EL0 encoding
op0 op1 CRn CRm op2
11
011 1111 1010 111
This register is accessible as follows:
EL0 EL1 EL2 EL3
RO
RW RW RW
Note
AMUSERENR_EL0 is always RO at EL0 and not trapped by the EN bit.
D8 AArch64 AMU registers
D8.5 AMUSERENR_EL0, Activity Monitor EL0 Enable access, EL0
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
D8-487
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......