D9.18
TRCCNTRLDVRn, Counter Reload Value Registers 0-1
The TRCCNTRLDVRn define the reload value for the counter.
Bit field descriptions
The TRCCNTRLDVRn is a 32-bit register.
31
16 15
0
VALUE
RES
0
Figure D9-17 TRCCNTRLDVRn bit assignments
RES0, [31:16]
RES0
Reserved.
VALUE, [15:0]
Defines the reload value for the counter. This value is loaded into the counter each time the
reload event occurs.
Bit fields and details not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
The TRCCNTRLDVRn registers can be accessed through the external debug interface, offsets:
TRCCNTRLDVR0
0x140
.
TRCCNTRLDVR1
0x144
.
D9 ETM registers
D9.18 TRCCNTRLDVRn, Counter Reload Value Registers 0-1
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
D9-519
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......