D9.28
TRCEXTINSELR, External Input Select Register
The TRCEXTINSELR controls the selectors that choose an external input as a resource in the ETM trace
unit. You can use the Resource Selectors to access these external input resources.
Bit field descriptions
31
0
8 7
16 15
24 23
SEL2
SEL1
SEL0
SEL3
28
29
20
21
12
13
4
5
RES
0
Figure D9-26 TRCEXTINSELR bit assignments
RES0, [31:29]
RES0
Reserved.
SEL3, [28:24]
Selects an event from the external input bus for External Input Resource 3.
RES0, [23:21]
RES0
Reserved.
SEL2, [20:16]
Selects an event from the external input bus for External Input Resource 2.
RES0, [15:13]
RES0
Reserved.
SEL1, [12:8]
Selects an event from the external input bus for External Input Resource 1.
RES0, [7:5]
RES0
Reserved.
SEL0, [4:0]
Selects an event from the external input bus for External Input Resource 0.
Bit fields and details not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
The TRCEXTINSELR can be accessed through the external debug interface, offset
0x120
.
D9 ETM registers
D9.28 TRCEXTINSELR, External Input Select Register
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
D9-533
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......