D9.46
TRCITIDATAR, Integration Instruction ATB Data Register
The TRCITIDATAR sets the state of the
ATDATAMn
output pins shown in the TRCITIDATAR bit
assignments table.
Bit field descriptions
The TRCITIDATAR is a 32-bit register.
31
0
2 1
ATDATAM[31]
3
4
5
ATDATAM[23]
ATDATAM[15]
ATDATAM[7]
ATDATAM[0]
RES
0
Figure D9-44 TRCITIDATAR bit assignments
RES0, [31:5]
RES0
Reserved.
ATDATAM[31], [4]
Drives the ATDATAM[31] output.
ATDATAM[23], [3]
Drives the ATDATAM[23] output.
ATDATAM[15], [2]
Drives the ATDATAM[15] output.
ATDATAM[7], [1]
Drives the ATDATAM[7] output.
ATDATAM[0], [0]
Drives the ATDATAM[0] output.
Bit fields and details not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
The TRCITIDATAR can be accessed through the external debug interface, offset
0xEEC
.
When a bit is set to
0
, the corresponding output pin is LOW. When a bit is set to
1
, the corresponding output pin is HIGH. The TRCITIDATAR bit values correspond
to the physical state of the output pins.
D9 ETM registers
D9.46 TRCITIDATAR, Integration Instruction ATB Data Register
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
D9-556
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......