D9.50
TRCOSLAR, OS Lock Access Register
The TRCOSLAR sets and clears the OS Lock, to lock out external debugger accesses to the ETM trace
unit registers.
Bit field descriptions
The TRCOSLAR is a 32-bit register.
31
1 0
OSLK
RES
0
Figure D9-48 TRCOSLAR bit assignments
RES0, [31:1]
RES0
Reserved.
OSLK, [0]
OS Lock key value:
0
Unlock the OS Lock.
1
Lock the OS Lock.
Bit fields and details not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
The TRCOSLAR can be accessed through the external debug interface, offset
0x300
.
D9 ETM registers
D9.50 TRCOSLAR, OS Lock Access Register
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
D9-560
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......