D9.63
TRCSEQRSTEVR, Sequencer Reset Control Register
The TRCSEQRSTEVR resets the sequencer to state 0.
Bit field descriptions
The TRCSEQRSTEVR is a 32-bit register
31
0
RESETSEL
8 7
4 3
6
RESETTYPE
RES
0
Figure D9-60 TRCSEQRSTEVR bit assignments
RES0, [31:8]
RES0
Reserved.
RESETTYPE, [7]
Selects the resource type to move back to state 0:
0
Single selected resource.
1
Boolean combined resource pair.
RES0, [6:4]
RES0
Reserved.
RESETSEL, [3:0]
Selects the resource number, based on the value of RESETTYPE:
When RESETTYPE is 0, selects a single selected resource from 0-15 defined by bits[3:0].
When RESETTYPE is 1, selects a Boolean combined resource pair from 0-7 defined by
bits[2:0].
Bit fields and details not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
The TRCSEQRSTEVR can be accessed through the external debug interface, offset
0x118
.
D9 ETM registers
D9.63 TRCSEQRSTEVR, Sequencer Reset Control Register
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
D9-574
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......