D9.67
TRCSTALLCTLR, Stall Control Register
The TRCSTALLCTLR enables the ETM trace unit to stall the Cortex-A76 core if the ETM trace unit
FIFO overflows.
Bit field descriptions
The TRCSTALLCTLR is a 32-bit register.
31
0
7
4 3
8
9
2 1
ISTALL
LEVEL
RES
0
Figure D9-64 TRCSTALLCTLR bit assignments
RES0, [31:9]
RES0
Reserved.
ISTALL, [8]
Instruction stall bit. Controls if the trace unit can stall the core when the instruction trace buffer
space is less than LEVEL:
0
The trace unit does not stall the core.
1
The trace unit can stall the core.
RES0, [7:4]
RES0
Reserved.
LEVEL, [3:2]
Threshold level field. The field can support 4 monotonic levels from
0b00
to
0b11
, where:
0b00
Zero invasion. This setting has a greater risk of an ETM trace unit FIFO overflow.
0b11
Maximum invasion occurs but there is less risk of a FIFO overflow.
RES0, [1:0]
RES0
Reserved.
Bit fields and details not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
The TRCSTALLCTLR can be accessed through the external debug interface, offset
0x02C
.
D9 ETM registers
D9.67 TRCSTALLCTLR, Stall Control Register
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
D9-578
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......