FPU Programmer’s Model
ARM DDI 0363E
Copyright © 2009 ARM Limited. All rights reserved.
12-13
ID013010
Non-Confidential, Unrestricted Access
12.5.3
Exceptions
The FPU implements the VFPv3 architecture and sets the cumulative exception status flag in
the FPSCR register as required for each instruction. The FPU does not support user-mode traps.
The exception enable bits in the FPSCR read-as-zero, and cannot be written. The processor also
has six output pins,
FPIXC
,
FPUFC
,
FPOFC
,
FPDZC
,
FPIDC
, and
FPIOC
, that each reflect
the status of one of the cumulative exception flags. See
FPU signals
on page A-23 for a
description of these outputs. You can mask each of these outputs masked by setting the
corresponding bit in the Secondary Auxiliary Control Register.
See
Auxiliary Control Registers
on page 4-38 for more information.