Functional Description
ARM DDI 0275D
Copyright © 2002, 2003 ARM Limited. All rights reserved.
2-23
When
CReq
goes HIGH, the data is already valid on
HWriteData
(the registered
version of
HWDATA
), and the address is already valid on
HADDRReg
. The
CS
,
WE
,
and
RegWrite
signals that control write access of the ETB11 RAM and the ETB11
registers then go HIGH for one cycle after
CReq
goes HIGH to perform the write
access.
CAck
then goes HIGH one cycle after
CReq
goes HIGH to indicate that the
write data has been used in the
CLK
domain.
At the same time that
HAck
goes HIGH,
HREADYMEM
goes HIGH indicating to the
AHB bus master that the data has been written to its destination.
HReq
then goes LOW, indicating that the AHB transfer has finished. This, in turn,
causes
CAck
to go LOW one cycle after
CReq
goes LOW.
Finally,
HAck
goes LOW, finishing the write cycle.
A software write cycle with
CLK
and
HCLK
asynchronous is shown in Figure 2-11 on
Summary of Contents for ETB11
Page 6: ...List of Tables vi Copyright 2002 2003 ARM Limited All rights reserved ARM DDI 0275D ...
Page 8: ...List of Figures viii Copyright 2002 2003 ARM Limited All rights reserved ARM DDI 0275D ...
Page 46: ...Functional Description 2 26 Copyright 2002 2003 ARM Limited All rights reserved ARM DDI 0275D ...
Page 70: ...Signal Descriptions A 6 Copyright 2002 2003 ARM Limited All rights reserved ARM DDI 0275D ...
Page 78: ...Glossary Glossary 4 Copyright 2002 2003 ARM Limited All rights reserved ARM DDI 0275D ...