Signal Descriptions
A-4
Copyright © 2002, 2003 ARM Limited. All rights reserved.
ARM DDI 0275D
HRESPMEM[1:0]
HCLK
Output
Memory-mapped peripheral AHB transfer
response. Provides additional information
on the transfer status:
00 = OKAY
01 = ERROR
10 = RETRY
11 = SPLIT. ETB11 does not support splits
and retries. ETB11 outputs an OK or
ERROR response only/
HSELMEM
HCLK
Input
Indicates that the ETB11 RAM has been
selected for an AHB transfer.
HSELREG
HCLK
Input
Indicates that the ETB11 registers have
been selected for an AHB transfer.
HSIZE[2:0]
HCLK
Input
Indicates the size of the AHB transfer.
HTRANS[1:0]
HCLK
Input
Indicates the type of AHB transfer:
00 = IDLE 01 = BUSY
10 = NONSEQ
11 = SEQ.
HWDATA[31:0]
HCLK
Input
The 32-bit AHB write data bus.
HWRITE
HCLK
Input
When HIGH indicates an AHB write
transfer.
When LOW indicates an AHB read
transfer.
MBISTADDR[ETB_ADDR_WIDTH-1:0]
CLK
Input
Address Bus for external BIST controller
(active when
MTESTON
is HIGH).
MBISTCE
CLK
Input
Active HIGH chip select for external BIST
controller (active when MTESTON is
HIGH).
MBISTDIN[ETB_DATA_WIDTH-1:0]
CLK
Input
Write data bus for external BIST controller
(active when
MTESTON
is HIGH).
MBISTDOUT[ETB_DATA_WIDTH-1:0]
CLK
Output
Read data bus for external BIST controller
(active when
MTESTON
is HIGH).
Table A-1 Signal descriptions (continued)
Signal Name
Clock
domain
Type
Description
Summary of Contents for ETB11
Page 6: ...List of Tables vi Copyright 2002 2003 ARM Limited All rights reserved ARM DDI 0275D ...
Page 8: ...List of Figures viii Copyright 2002 2003 ARM Limited All rights reserved ARM DDI 0275D ...
Page 46: ...Functional Description 2 26 Copyright 2002 2003 ARM Limited All rights reserved ARM DDI 0275D ...
Page 70: ...Signal Descriptions A 6 Copyright 2002 2003 ARM Limited All rights reserved ARM DDI 0275D ...
Page 78: ...Glossary Glossary 4 Copyright 2002 2003 ARM Limited All rights reserved ARM DDI 0275D ...