Maps and Registers
ATCA-7360 Installation and Use (6806800J07S
)
156
6.3.1.1
LPC Decoding
The LPC bus supports different protocols.
6.3.1.1.1 LPC I/O Decoding
The LPC interface responds to LPC I/O accesses listed in
. All other LPC I/O accesses are
ignored.
All LPC I/O accesses to address POSTCODE, within the address range REGISTERS and within the
address ranges of COM1 or COM2 (only when enabled during Super IO configuration) are
decoded by the LPC core.
6.3.1.1.2 LPC Memory Decoding
The LPC interface never responds to LPC Memory accesses.
6.3.1.1.3 LPC Firmware Decoding
The LPC interface never responds to LPC Firmware accesses.
Table 6-6 LPC I/O Register Map Overview
Base Address
Address
Size
Address Range
Name
Description
0x4E
2
SIW
Super IO Configuration Registers for Index and
Date
0x80
1
POSTCODE
POST Code Register
BASE1
8
COM1
UART1. Serial Port 1 (Logical Device 4). BASE1
address is set up during Super IO Configuration.
BASE2
8
COM2
UART2. Serial Port 2. (Logical Device 4). BASE2
address is set up during Super IO Configuration.
0x600
128
REGISTERS
FPGA Registers
Summary of Contents for ATCA-7360
Page 1: ...ATCA 7360 Installation and Use P N 6806800J07S May 2016...
Page 26: ...ATCA 7360 Installation and Use 6806800J07S About this Manual 26 About this Manual...
Page 36: ...ATCA 7360 Installation and Use 6806800J07S Sicherheitshinweise 36...
Page 43: ...Introduction ATCA 7360 Installation and Use 6806800J07S 43...
Page 44: ...Introduction ATCA 7360 Installation and Use 6806800J07S 44...
Page 66: ...Installation ATCA 7360 Installation and Use 6806800J07S 66...
Page 258: ...Supported IPMI Commands ATCA 7360 Installation and Use 6806800J07S 258...
Page 284: ...Replacing the Battery ATCA 7360 Installation and Use 6806800J07S 284...
Page 287: ......