The serial control interface is an IPE bus that communicates with the U transceivers.
The MCU coordinates and controls the operation of the UILC. It has internal memory, a reset
and sanity timer, a serial control interface, a maintenance signaling channel, and a digital
pad.
The memory consists of 32 K of EPROM that contains the UILC operating program and 8 K of
RAM used to store interface selection and other functions connected with call activities.
The reset and sanity timer logic resets the MCU.
The serial control interface is an IPE bus used to communicate with the U transceivers.
The Micro Controller Unit (MCU) coordinates and controls the operation of the UILC. It has
internal memory, a reset and sanity timer, a serial control interface, a maintenance signaling
channel, and a digital pad.
The memory consists of 32 K of EPROM that contains the UILC operating program and 8 K of
RAM that stores interface selection and other functions connected with call activities.
The reset and sanity timer logic resets the MCU.
The serial control interface is a PE bus that communicates with U transceivers.
IPE interface logic
The IPE interface logic consists of a Card-LAN interface, a IPE bus interface, a maintenance
signaling channel interface, a digital pad, and a clock converter.
The Card-LAN interface is used for routine card maintenance, which includes polling the line
cards to find in which card slot the UILC is installed. It also queries the status and identification
of the card and reports the configuration data and firmware version of the card.
The IPE bus interface connects one IPE bus loop that has 32 channels operating at 64 kbps
and one additional validation and signaling bit.
The Maintenance Signaling Channel (MSC) interface communicates signaling and card
identification information from the system CPU to the UILC MCU. The signaling information
also contains maintenance instructions.
The digital pad provides gain or attenuation values to condition the level of the digitized
transmission signal according to the network loss plan. This sets transmission levels for B-
channel voice calls.
The clock converter converts the 5.12 MHz clock from the IPE backplane into a 2.56 MHz clock
to time the IPE bus channels and an 8-kHz clock to provide PCM framing bits.
The IPE interface logic consists of a Card-LAN interface, an IPE bus interface, a maintenance
signaling channel interface, a digital pad, and a clock converter.
NT6D71 UILC line card
314 Circuit Card Reference
July 2011
Summary of Contents for 1000 Series
Page 1: ...Circuit Card Reference Nortel Communication Server 1000 7 0 NN43001 311 04 04 July 2011 ...
Page 20: ...20 Circuit Card Reference July 2011 ...
Page 30: ...Introduction 30 Circuit Card Reference July 2011 Comments infodev avaya com ...
Page 116: ...Option settings 116 Circuit Card Reference July 2011 Comments infodev avaya com ...
Page 143: ...Figure 25 CP PIV card front Physical description Circuit Card Reference July 2011 143 ...
Page 148: ...NT4N39AA CP Pentium IV Card 148 Circuit Card Reference July 2011 Comments infodev avaya com ...
Page 287: ...Figure 86 Clock Controller Option 3 Operation Circuit Card Reference July 2011 287 ...
Page 302: ...NT5K21 XMFC MFE card 302 Circuit Card Reference July 2011 Comments infodev avaya com ...
Page 346: ...NT6D80 MSDL card 346 Circuit Card Reference July 2011 Comments infodev avaya com ...
Page 353: ...Figure 96 NTDK16 DLC Functional description Circuit Card Reference July 2011 353 ...
Page 461: ...Figure 147 Paging trunk operation Applications Circuit Card Reference July 2011 461 ...
Page 462: ...NT8D15 E and M Trunk card 462 Circuit Card Reference July 2011 Comments infodev avaya com ...
Page 500: ...NTAK09 1 5 Mb DTI PRI card 500 Circuit Card Reference July 2011 Comments infodev avaya com ...
Page 512: ...NTAK10 2 0 Mb DTI card 512 Circuit Card Reference July 2011 Comments infodev avaya com ...
Page 534: ...NTAK79 2 0 Mb PRI card 534 Circuit Card Reference July 2011 Comments infodev avaya com ...
Page 550: ...NTBK22 MISP card 550 Circuit Card Reference July 2011 Comments infodev avaya com ...
Page 560: ...NTBK50 2 0 Mb PRI card 560 Circuit Card Reference July 2011 Comments infodev avaya com ...
Page 595: ...Figure 165 MGC block diagram Introduction Circuit Card Reference July 2011 595 ...
Page 662: ...NTRB21 DTI PRI DCH TMDI card 662 Circuit Card Reference July 2011 Comments infodev avaya com ...
Page 668: ...NTVQ01xx Media Card 668 Circuit Card Reference July 2011 Comments infodev avaya com ...
Page 700: ......