CS42528
56
DS586PP5
6.9.3
SYSTEM CLOCK SELECTION (ACTIVE_CLK)
Default = x
0 - Output of PLL
1 - OMCK
Function:
This bit identifies the source of the internal system clock (MCLK).
6.9.4
RECEIVER CLOCK FREQUENCY (RCVR_CLKX)
Default = xxx
Function:
The CS42528 will auto-detect the ratio between the OMCK and the recovered clock from the PLL,
which is displayed in register 07h. Based on this ratio, the absolute frequency of the PLL clock can
be determined, and this information is displayed according to the following table. If the absolute fre-
quency of the PLL clock does not match one of the given frequencies, this register will display the
closest available value.
NOTE: These bits are set to ‘111’b when the FRC_PLL_LK bit is ‘1’b.
6.10
Burst Preamble PC and PD Bytes (addresses 09h - 0Ch)(Read Only)
6.10.1 BURST PREAMBLE BITS (PCX & PDX)
Default = xxh
Function:
The PC and PD burst preamble bytes are loaded into these four registers.
RCVR_CLK2 RCVR_CLK1 RCVR_CLK0
Description
0
0
0
8.1920 MHz
0
0
1
11.2896 MHz
0
1
0
12.288 MHz
0
1
1
16.3840 MHz
1
0
0
22.5792 MHz
1
0
1
24.5760 MHz
1
1
0
45.1584 MHz
1
1
1
49.1520 MHz
Table 14. Receiver Clock Frequency Detection
7
6
5
4
3
2
1
0
PCx-7
PCx-6
PCx-5
PCx-4
PCx-3
PCx-2
PCx-1
PCx-0
PDx-7
PDx-6
PDx-5
PDx-4
PDx-3
PDx-2
PDx-1
PDx-0