CDB43198-GBK
DS1156DB1
17
3 Board Control Register Quick Reference
Figure 13 CDB43198 IO EXP Registers
3.1 Register Descriptions
3.1.1
Output Port 0
Address: 0x04
Default: 0xFC
R/W
Bit
Position
7
6
5
4
3
2
1
0
Bitfield
Name
XTI_OSC_24p57
6MHZ_EN
XTI_OSC_22p5792
MHZ_EN
XTI_CLKOU
T_EN
XTI_CLKOUT_C
SP/QFN
RESER
VED
RESET_S
PDIF
RESER
VED
RESER
VED
Default
Value
1
1
1
1
X
1
X
X
Bits
Name
Description
7
XTI_OSC_24p576MHZ_EN
Enable 24.576 MHz CLK to be used as input to CODEC
0 Enabled
1 Disabled (Default)
6
XTI_OSC_22p5792MHZ_EN
Enable 22.5792 MHz CLK to be used as input to CODEC
0 Enabled
1 Disabled (Default)
5
XTI_CLKOUT_EN
Select SPDIF Clock Master
0 External CLK
1 CS43198 CLKOUT (Default)
4
XTI_CLKOUT_CSP/QFN
Select Device to be SPDIF Clock Master
0 CSP CLKOUT
1 QFN CLKOUT (Default)
3
Reserved
—
2
Reset_SPDIF
Enable SPDIF Buffer
0 Disabled
1 Enabled (Default)
1:0
Reserved
—