4
DS726PP2
CS4525
6.2.3 Input Source Selection .......................................................................................................... 55
6.2.4 PWM Channel Delay ............................................................................................................ 55
6.2.5 Digital Signal Flow ................................................................................................................ 56
6.2.6 Thermal Foldback ................................................................................................................. 57
6.2.7 Automatic Power Stage Shut-Down ..................................................................................... 58
6.3 PWM Modulators and Sample Rate Converters ............................................................................ 58
6.4 Output Filters ................................................................................................................................. 59
6.4.1 Half-Bridge Output Filter ....................................................................................................... 59
6.4.2 Full-Bridge Output Filter (Stereo or Parallel) ........................................................................ 60
6.5 Analog Inputs ................................................................................................................................. 61
6.6 Serial Audio Interfaces ................................................................................................................... 62
6.6.1 I²S Data Format .................................................................................................................... 62
6.6.2 Left-Justified Data Format .................................................................................................... 62
6.6.3 Right-Justified Data Format .................................................................................................. 63
6.7 Integrated VD Regulator ................................................................................................................ 63
6.8 I²C Control Port Description and Timing ........................................................................................ 64
8. REGISTER QUICK REFERENCE ........................................................................................................ 66
9. REGISTER DESCRIPTIONS ................................................................................................................ 69
9.1.1 SYS_CLK Output Enable (EnSysClk) ................................................................................... 69
9.1.2 SYS_CLK Output Divider (DivSysClk) .................................................................................. 69
9.1.3 Clock Frequency (ClkFreq[1:0]) ............................................................................................ 69
9.1.4 HP_Detect/Mute Pin Active Logic Level (HP/MutePol) ......................................................... 70
9.1.5 HP_Detect/Mute Pin Mode (HP/Mute) .................................................................................. 70
9.1.6 Modulator Phase Shifting (PhaseShift) ................................................................................. 70
9.1.7 AM Frequency Shifting (FreqShift) ....................................................................................... 70
9.3.1 Enable Aux Serial Port (EnAuxPort) ..................................................................................... 72
9.3.2 Delay & Warning Port Configuration (DlyPortCfg[1:0]) ......................................................... 72
9.3.3 Aux/Delay Serial Port Digital Interface Format (AuxI²S/LJ) .................................................. 72
9.3.4 Aux Serial Port Right Channel Data Select (RChDSel[1:0]) ................................................. 72
9.3.5 Aux Serial Port Left Channel Data Select (LChDSel[1:0]) .................................................... 73
9.5.1 Select VP Level (SelectVP) .................................................................................................. 74
9.5.2 Enable Thermal Foldback (EnTherm) ................................................................................... 74
9.5.3 Lock Foldback Adjust (LockAdj) ........................................................................................... 74
9.5.4 Foldback Attack Delay (AttackDly[1:0]) ................................................................................ 75
9.5.5 Enable Foldback Floor (EnFloor) .......................................................................................... 75