DS785UM1
5-7
Copyright 2007 Cirrus Logic
System Controller
EP93xx User’s Guide
5
5
5
Figure 5-3. Bus Clock Generation
There are some limitations of each clock. FCLK must be <=200 MHz, HCLK<=100 MHz and
PCLK<=50 MHz and FCLK >= HCLK > PCLK. Refer to register,
, for
the detailed configuration information regarding the divider bit fields.
HCLK
Div
FCLK
Div
PLL1
External Clock
PCLK
Div
FCLK
HCLK
PCLK
FCLK Divide = 1, 2, 4, 8, 16
HCLK Divide = 1, 2, 4, 5, 6,
For 2nd stage dividers:
PCLK Divide = 1, 2, 4, 8
MAX = 100 MHz
MAX = 250 MHz
MAX = 500 MHz
MAX = 50 MHz
8, 16, 32
Summary of Contents for EP93 Series
Page 28: ...P 6 DS785UM1 Copyright 2007 Cirrus Logic Preface EP93xx User s Guide PP P ...
Page 162: ...5 36 DS785UM1 Copyright 2007 Cirrus Logic System Controller EP93xx User s Guide 55 5 ...
Page 576: ...15 18 DS785UM1 Copyright 2007 Cirrus Logic UART2 EP93xx User s Guide 1515 15 ...
Page 634: ...17 38 DS785UM1 Copyright 2007 Cirrus Logic IrDA EP93xx User s Guide 1717 17 ...
Page 648: ...19 6 DS785UM1 Copyright 2007 Cirrus Logic Watchdog Timer EP93xx User s Guide 1919 19 ...
Page 688: ...21 32 DS785UM1 Copyright 2007 Cirrus Logic I2S Controller EP93xx User s Guide 2121 21 ...
Page 790: ...27 20 DS785UM1 Copyright 2007 Cirrus Logic IDE Interface EP93xx User s Guide 2727 27 ...
Page 808: ...28 18 DS785UM1 Copyright 2007 Cirrus Logic GPIO Interface EP93xx User s Guide 2828 28 ...