DS785UM1
7-57
Copyright 2007 Cirrus Logic
Raster Engine With Analog/LCD Integrated Timing and Interface
EP93xx User’s Guide
7
7
7
This field should be written with a value that specifies the
number of words that the FIFO empties before the FIFO
requests that it be refilled. Values greater than 16 should
be used with extreme caution as they can cause the
Raster Engine to underflow, causing video jitter or other
visual defects.
PixelMode
Address: 0x8003_0054
Default: 0x0000_0000
Definition: Pixel Mode register
Bit Descriptions:
RSVD:
Reserved - Unknown during read
0:
Must be written as ‘0’
TRBSW:
Two and Two-Thirds Red/Blue Swap - Read/Write
Writing a Two and two-thirds Red/Blue Swap value to this
bit selects the ordering of Red and Blue pixels for data
shifted displays:
0 - Normal: Blue is the low order bits followed by green
and red
1 - Reverse: Red is low order bits followed by green and
blue
DSCAN:
Dual Scan - Read/Write
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RSVD
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TRBSW
DSCAN
C
M
S
P
Summary of Contents for EP93 Series
Page 28: ...P 6 DS785UM1 Copyright 2007 Cirrus Logic Preface EP93xx User s Guide PP P ...
Page 162: ...5 36 DS785UM1 Copyright 2007 Cirrus Logic System Controller EP93xx User s Guide 55 5 ...
Page 576: ...15 18 DS785UM1 Copyright 2007 Cirrus Logic UART2 EP93xx User s Guide 1515 15 ...
Page 634: ...17 38 DS785UM1 Copyright 2007 Cirrus Logic IrDA EP93xx User s Guide 1717 17 ...
Page 648: ...19 6 DS785UM1 Copyright 2007 Cirrus Logic Watchdog Timer EP93xx User s Guide 1919 19 ...
Page 688: ...21 32 DS785UM1 Copyright 2007 Cirrus Logic I2S Controller EP93xx User s Guide 2121 21 ...
Page 790: ...27 20 DS785UM1 Copyright 2007 Cirrus Logic IDE Interface EP93xx User s Guide 2727 27 ...
Page 808: ...28 18 DS785UM1 Copyright 2007 Cirrus Logic GPIO Interface EP93xx User s Guide 2828 28 ...