8-34
DS785UM1
Copyright 2007 Cirrus Logic
Graphics Accelerator
EP93xx User’s Guide
8
8
8
TRANSPATTRN
Address:
0x8004_0028 - Read/Write
Default:
0x0000_0000
Mask:
0x00FF_FFFF
Definition:
Block Function Transparency Pattern Register
Bit Descriptions:
RSVD:
Reserved - Unknown during read
PATRN:
Transparent Bit Pattern - Read/Write
The value in this field specifies a transparent bit pattern.
Transparent pixel transfers are not written. The
transparent pixel definition is located in the least
significant BPP part of the field for modes less than
24 bpp. Bits 0-23 are used for 24 bpp mode, bits 0-15 are
used for 16 bpp mode, bits 0-7 are used for 8 bpp mode,
and bits 0-3 are used for 4 bpp mode.
BLOCKMASK
Address:
0x8004_002C - Read/Write
Default:
0x0000_0000
Mask:
0x00FF_FFFF
Definition:
Block Mask Register
Bit Descriptions:
RSVD:
Reserved - Unknown during read
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RSVD
PATRN
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PATRN
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RSVD
MASK
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
MASK
Summary of Contents for EP93 Series
Page 28: ...P 6 DS785UM1 Copyright 2007 Cirrus Logic Preface EP93xx User s Guide PP P ...
Page 162: ...5 36 DS785UM1 Copyright 2007 Cirrus Logic System Controller EP93xx User s Guide 55 5 ...
Page 576: ...15 18 DS785UM1 Copyright 2007 Cirrus Logic UART2 EP93xx User s Guide 1515 15 ...
Page 634: ...17 38 DS785UM1 Copyright 2007 Cirrus Logic IrDA EP93xx User s Guide 1717 17 ...
Page 648: ...19 6 DS785UM1 Copyright 2007 Cirrus Logic Watchdog Timer EP93xx User s Guide 1919 19 ...
Page 688: ...21 32 DS785UM1 Copyright 2007 Cirrus Logic I2S Controller EP93xx User s Guide 2121 21 ...
Page 790: ...27 20 DS785UM1 Copyright 2007 Cirrus Logic IDE Interface EP93xx User s Guide 2727 27 ...
Page 808: ...28 18 DS785UM1 Copyright 2007 Cirrus Logic GPIO Interface EP93xx User s Guide 2828 28 ...