DS785UM1
9-59
Copyright 2007 Cirrus Logic
1/10/100 Mbps Ethernet LAN Controller
EP93xx User’s Guide
9
9
9
MOIE:
Receive Miss Overflow Interrupt Enable. If received
frames are lost due to slow movement of receive data out
of the receive buffers, then a receive miss is said to have
occurred. When this happens, the RxMISS counter is
incremented. When the MSB of the count is set, the
MissCnt bit in the Interrupt Status Register is set. If the
MissCntiE bit is set at this time, an interrupt is generated.
TxCOIE:
Transmit Collision Overflow Interrupt Enable. When a
transmit collision occurs, the transmit collision count is
incremented. When the MSB of the count is set, the
TXCollCnt bit in the Interrupt Status Register is set. If the
TxCollCntiE is set at this time, an interrupt is generated.
RxROIE:
Receive Runt Overflow Interrupt Enable. When a runt
frame is received with a CRC error, the RxRuntCnt register
is incremented. When the MSB of the count is set the
RuntOv bit is set in the Interrupt Status Register. If the
RuntOviE bit is set at this time, an interrupt is generated.
MIIIE:
MII Management Interrupt Enable. When set, the MII
Interrupt enable causes an interrupt to be generated
whenever a management read or write cycle is completed
on the MII bus.
PHYSIE:
The PHY Status Interrupt Enable bit provides a
mechanism to generate an interrupt whenever a change of
status is detected in the PHY.
TIE:
Setting the Timer Interrupt Enable bit will cause an
interrupt to be generated whenever the general timer (GT)
counter reaches zero.
SWIE:
Writing a “1” to this bit causes a software generated
interrupt to be generated. The SWint bit in the Interrupt
Status register is set to indicate the cause of the interrupt.
This bit will always read zero.
TSQIE:
Transmit Status Queue Interrupt Enable. Setting this bit
causes an interrupt to be generated whenever a transmit
status is posted to the transmit status queue.
REOFIE, REOBIE, RHDRIE: Setting all three bits causes interrupts to be
generated whenever a receive-end-of-frame
status, or a receive-end-of-buffer status, or a
receive-header status is written to the receive
status queue.
Summary of Contents for EP93 Series
Page 28: ...P 6 DS785UM1 Copyright 2007 Cirrus Logic Preface EP93xx User s Guide PP P ...
Page 162: ...5 36 DS785UM1 Copyright 2007 Cirrus Logic System Controller EP93xx User s Guide 55 5 ...
Page 576: ...15 18 DS785UM1 Copyright 2007 Cirrus Logic UART2 EP93xx User s Guide 1515 15 ...
Page 634: ...17 38 DS785UM1 Copyright 2007 Cirrus Logic IrDA EP93xx User s Guide 1717 17 ...
Page 648: ...19 6 DS785UM1 Copyright 2007 Cirrus Logic Watchdog Timer EP93xx User s Guide 1919 19 ...
Page 688: ...21 32 DS785UM1 Copyright 2007 Cirrus Logic I2S Controller EP93xx User s Guide 2121 21 ...
Page 790: ...27 20 DS785UM1 Copyright 2007 Cirrus Logic IDE Interface EP93xx User s Guide 2727 27 ...
Page 808: ...28 18 DS785UM1 Copyright 2007 Cirrus Logic GPIO Interface EP93xx User s Guide 2828 28 ...